Engineering
Engineering, 07.11.2019 06:31, 19brendaddavenport

Acomputer system designed and built in the 1970’s made use of a single 8-bit cpu-to-memory data bus and a single separate address bus. suppose that such a system contained 4 memory modules or chips, each of which was 8 bits wide with a depth of 16777216. a memory access for each module consisted of only two phases: an addressing phase in which an address is sent to select a specific memory module and cell within the module; and a data transfer phase in which the selected data item is read from or written into. each phase takes 40 nano-seconds to complete. what is the minimum time (in nano-seconds) required to read a single 32-bit data item from this memory system if it employs: a) high order interleavingb) low order interleaving

answer
Answers: 3

Similar questions

Do you know the correct answer?
Acomputer system designed and built in the 1970’s made use of a single 8-bit cpu-to-memory data bus...

Questions in other subjects:

Konu
Social Studies, 19.10.2020 18:01
Konu
Health, 19.10.2020 18:01
Konu
Mathematics, 19.10.2020 18:01